AMX DESIGN XPRESS V 1.5 - PROGRAMMER GUIDE Guide de l'utilisateur Page 63

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 120
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 62
Virtex-5 FPGA Integrated Endpoint Block www.xilinx.com 63
UG197 (v1.5) July 22, 2009
R
Chapter 3
Designing with the Endpoint Block Plus
Wrapper
Users who are designing with the Virtex-5 FPGA Integrated Endpoint Block for PCI
Express designs must use the LogiCORE™ Endpoint Block Plus Wrapper for PCI Express®
designs available in the CORE Generator™ tool. This tool provides a wrapper around the
integrated Endpoint block and automatically connects the block RAMs, RocketIO
transceivers, and reset and clock modules. The wrapper provides an easy-to-use interface
that simplifies system design. In addition, certain features related to compliance and
performance are included in the wrapper. More information including data sheets and
user guides is available at http://www.xilinx.com/pciexpress
.
Vue de la page 62
1 2 ... 58 59 60 61 62 63 64 65 66 67 68 ... 119 120

Commentaires sur ces manuels

Pas de commentaire