AMX DESIGN XPRESS V 1.5 - PROGRAMMER GUIDE Guide de l'utilisateur Page 281

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 288
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 280
Chapter : A–3
TLP Packet Format with Data Payload
December 2013 Altera Corporation Cyclone V Hard IP for PCI Express
User Guide
TLP Packet Format with Data Payload
Table A–10 through Table A16 show the content for TLPs with a data payload.
Table A–10. Memory Write Request, 32-Bit Addressing
+0 +1 +2 +3
76543210765432107 6 54321076543210
Byte 0 010000000
TC
0000
TD EP
Attr
AT Length
Byte 4
Requester ID Tag Last BE First BE
Byte 8
Address[31:2]
00
Byte 12 Reserved
Table A–11. Memory Write Request, 64-Bit Addressing
+0 +1 +2 +3
76543210765432107 6 5 4 321076543210
Byte 0 011000000
TC
0000
TD EP
Attr
AT Length
Byte 4
Requester ID Tag Last BE First BE
Byte 8
Address[63:32]
Byte 12
Address[31:2]
00
Table A–12. Configuration Write Request Root Port (Type 1)
+0 +1 +2 +3
76543210765432107 6 5 4321076543210
Byte 0 R100010100000000
TD EP
00
AT
0000000001
Byte 4
Requester ID Tag
0000
First BE
Byte 8
Bus Number Device No
0000
Ext Reg Register No
00
Byte 12 Reserved
Table A–13. I/O Write Request
+0 +1 +2 +3
76543210765432107 6 5 4321076543210
Byte 0 0100001000000000
TD EP
00
AT
0000000001
Byte 4
Requester ID Tag
0000
First BE
Byte 8
Address[31:2]
00
Byte 12 Reserved
Table A–14. Completion with Data
+0 +1 +2 +3
76543210765432107 6 54321076543210
Byte 0 010010100
TC
0000
TD EP
Attr
AT Length
Byte 4
Completer ID Status B Byte Count
Byte 8
Requester ID Tag
0
Lower Address
Byte 12 Reserved
Vue de la page 280

Commentaires sur ces manuels

Pas de commentaire